11) 4- bit 2's complement numbers 
$$\Rightarrow$$
 (-8,7)  
8- bit 1, 4  $\longrightarrow$  (-2<sup>7</sup>, 2<sup>7</sup>-1)  
16- bit 1  $\longrightarrow$  (-2<sup>15</sup>, 2<sup>15</sup>-1)  
(-32768, 32767)

1.2 Let's first think about the cases when the overestow affects the results. If We write down the touth of table corresponding to the addition of the last bid xn-1 & yn-1 given the carry-in Cn-1 resulting in the sum sn-1 and carry-out cn.

| XnI | yn-1 | Cn-1 | cn  | Sn-1 |
|-----|------|------|-----|------|
| 0   | 0    | 0    | . 0 | O    |
| O   | D    | 1    | 0   | 1    |
| 0   | 1    | 0    | 0   | 1    |
| 0   | 1    | 1    | 1   | D    |
| 1   | 0    | 0    | 0   | -1   |
| 1   | 0    | 1    | 1   | 0    |
| 1   | 1    | 0    | 1   | 0    |
| 1   | 1    | 1    | 1   | 1    |
|     | 1    |      |     |      |

Now necall that the MSB indicates the sign of the number. Hence, adding two positive numbers should event in a + ve number, while adding two -ve numbers should would in a -ve number. With there underlying conditions, there are two suspicious cases of where the overflow results into unexpected events.

Now, for the three cases of 4-6t, 8-6t &16-6t numbers, it is straightforward to verify with some examples.

(2.1) We have  $X = \chi_{2} \chi_{6} \chi_{5} \chi_{4} \chi_{3} \chi_{2} \chi_{1} \chi_{0}$ ソニ なるちななるまれるかれる G = C8C7C6C5C4C3C2C1C0

> Since  $C_i = g_{i-1} + p_{i-1} \cdot C_{i-1}$ , the given the inputs X and Y, Ci will take the value of Ci-1 after time At which is also equivalent to the delay corresponding an AND gate followed by an OR gate.

Now since out we want to make succe that <8 toggles after every st, we can have d = 010101010

of the would ensure that the coory value propagate, we can allow co to get othe value of co after st, Co after 2 st, Co after 3 st and so on.

Hence, the set of selected inputs should encue. That

(1) d= 010101010

2) the cavery values peopagate, but #2 Agenerated.

To eatisfy the first condition, we need to can have identical X and Y as identic with alternate bits as 0 and 1.

> X = 01010101 Now at T=0, we have to set 12 jand y, such that 9,= 7, y;=0 & P; = x;+y;=1 Therefore, to retirfy record condition, we can happe one of x; and y; as I and net the other as O.

That in, For example,

X = 000000000 Y = 111111111

Now, co will toggle after every st.

(8676665646362616 9=010101010 Comp. 101010100 4 010101000 20+ 101010000 30+ 010100000 40+ 101000000 50+ 010000000 6 Dt 100000000 7 At 000000000 80+